Hillsboro, Oregon, USA
70 days ago
Analog Design, Staff Engineer
You will be part of an R&D team developing high speed analog and mixed-signal integrated circuits for 25+ Gbps SerDes IP. We are looking for an engineer with theoretical knowledge and practical experience to contribute to the team. You will work with a cross functional design team of analog and digital designers from a wide variety of backgrounds. Our design environment is best-in-class with a full suite of IC design tools, supplemented by custom in-house tools, and supported by an experienced software/CAD team.
 
Job ResponsibilitiesReview SerDes standards to develop analog sub-block specifications.Identify and refine circuit architectures to achieve optimal power, area and performance targets.Propose design and verification strategies that efficiently use simulator features to ensure highest quality design.Oversee physical layout to minimize the effect of parasitics, device stress, and process variation.Present simulation data for peer and customer review.Document design features and test plans.Consult on the electrical characterization of your circuit within the SerDes IP product. 
Job RequirementsMSc with 3-5 years of analog IC design experience.In depth familiarity with transistor level circuit design - sound CMOS design fundamentals.Detailed design experience with at least one, and familiarity with several other SerDes sub-circuits:receiver equalizers, samplers, voltage/current-mode drivers, serializers, deserializers, voltage-controlled oscillator, phase mixer, delay-locked loop, phase locked loop, bandgap reference, ADC, DACAware of ESD issues (i.e. circuit techniques, layout).Familiarity with custom digital design (i.e. high speed logic paths).Knowledge of design for reliability (i.e. EM, IR, aging, self heating, etc.).Knowledge of layout effects (i.e. matching, reliability, proximity effects, etc.).Experience with tools for schematic entry, physical layout, and design verification.Hands-on experience with physical layout of high speed circuits is a plus.Knowledge of SPICE simulators and simulation methods.Knowledgeable in Verilog-A for analog behavioral modeling and simulation-control/data-capture.Experience with TCL, Perl, C, Python, MATLAB, or other scripting languages is desired.Good communication and documentation skills.The base salary range across the U.S. for this role is between $105,000-$157,000. In addition, this role may be eligible for an annual bonus, equity, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request.
 
Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.


At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.

Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.
 
Confirm your E-mail: Send Email