Nabern, Baden-Wurttemberg, Germany
11 hours ago
PMU Design Verification Intern (m/f/d)
SummaryPosted: Jan 21, 2025Role Number:200566299Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, amazing people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver the next groundbreaking Apple product! The Silicon Engineering Group is responsible for developing cutting edge chips that can be found in all of your favourite Apple products. Our power management design team in Nabern (close to Stuttgart) has a unique opportunity for a motivated, collaborative, and solution-oriented intern to actively contribute to our chip development. We are looking for a Design Verification Intern in our team, who will enable bug-free first silicon for our mixed-signal designs, in close collaboration with our team of Digital and Analog Design engineers. The responsibilities involve all phases of pre-silicon verification including establishing design verification methodology and test-plan development. Additional responsibilities will include verification environment development, such as stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.DescriptionDescription- You will develop verification plans in coordination with design leads and architects. - You'll be responsible for building and maintaining verification test bench components and environments. - Generate directed and constrained random tests. - Run simulations and debug design and environment issues. - Build functional coverage points, analyze coverage, and improve test environment to target coverage holes. - Craft automated verification flows for block and chip level verification. - Apply knowledge of hardware description languages (VHDL/Verilog), hardware verification languages (SystemVerilog/UVM), and logic simulators to verify complex designs. - Work with other block and core level engineers to ensure a flawless verification flow.Minimum QualificationsMinimum QualificationsBachelors in EE or related field, or equivalent work experienceExcellent communication and interpersonal skills, combined with the ability to collaborateAbility to work well on a team, take ownership and motivate self and othersFluent English skills (written and verbal)Available for 6 months or moreKey QualificationsKey QualificationsPreferred QualificationsPreferred QualificationsKnowledge of SystemVerilog and UVMExperience developing scalable and portable test-benchesExperience with constrained random verification environmentsExperience defining coverage space, writing coverage model, analyzing resultsExperience with Assertion Based VerificationGood Knowledge of Object Oriented ProgrammingExperience in Formal Verification (Formal Linting, Formal connectivity, user property verification)Experience with Python, Perl or TCLGood understanding of digital design and basic knowledge of mixed signal verificationEducation & ExperienceEducation & ExperienceAdditional RequirementsAdditional RequirementsMore
Confirm your E-mail: Send Email