R&D Engineering, Sr Staff Engineer
Synopsys (formerly Synfora)
Senior R&D Engineer for our Logic Library Group in Sunnyvale, CA.
We’re looking for a Standard Cell Library Designer to join the team.
Does this sound like a good role for you?
Synopsys is hiring a Senior R&D Engineer for our Logic Library Group in Sunnyvale, CA. The ideal candidate will have extensive experience in the following areas:Bachelors or MSEE or equivalent from reputed universities7 + years of Standard Cell library design experience.Ability and willingness to do hands-on development as well as mentoring and coaching junior R&D engineers to expand their skills.Ability to work effectively with geographically distributed R&D teams, and to engage in cross-functional collaborations for optimization across the entire design chain. Effectively articulate ideas and requests to drive such collaborations.Must have working experience on advanced technology nodes like 7nm, 6nm, 5nm, 4nm and 3nmHands on experience in Circuit Design, Layout Design & spice simulationsExperience in designing flips flops, clock gating cells, level shifters, power gating cells and other complex circuits.Clear understanding of CMOS device characteristics and design rules in submicron process nodes.Knowledge of submicron process issues, especially in FINFET technologies.Familiarity in running high sigma variation analysis in smaller technology nodesExperience in standard cell circuits optimization to achieve better PPA.Familiarity with layout design and experience in working with layout designers to optimize layout parasitic to achieve target PPA.Involvement in layout extraction and understanding of layout dependent parameters in the extracted netlist.Understanding of timing/leakage characterization of Standard cellsScripting capability in TCL/PERL/Python.Strong Analytical and Logical skills.
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.
Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.
The base salary range across the U.S. for this role is between $155,000-$233,000. In addition, this role may be eligible for an annual bonus, equity, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request.
We’re looking for a Standard Cell Library Designer to join the team.
Does this sound like a good role for you?
Synopsys is hiring a Senior R&D Engineer for our Logic Library Group in Sunnyvale, CA. The ideal candidate will have extensive experience in the following areas:Bachelors or MSEE or equivalent from reputed universities7 + years of Standard Cell library design experience.Ability and willingness to do hands-on development as well as mentoring and coaching junior R&D engineers to expand their skills.Ability to work effectively with geographically distributed R&D teams, and to engage in cross-functional collaborations for optimization across the entire design chain. Effectively articulate ideas and requests to drive such collaborations.Must have working experience on advanced technology nodes like 7nm, 6nm, 5nm, 4nm and 3nmHands on experience in Circuit Design, Layout Design & spice simulationsExperience in designing flips flops, clock gating cells, level shifters, power gating cells and other complex circuits.Clear understanding of CMOS device characteristics and design rules in submicron process nodes.Knowledge of submicron process issues, especially in FINFET technologies.Familiarity in running high sigma variation analysis in smaller technology nodesExperience in standard cell circuits optimization to achieve better PPA.Familiarity with layout design and experience in working with layout designers to optimize layout parasitic to achieve target PPA.Involvement in layout extraction and understanding of layout dependent parameters in the extracted netlist.Understanding of timing/leakage characterization of Standard cellsScripting capability in TCL/PERL/Python.Strong Analytical and Logical skills.
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.
Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.
The base salary range across the U.S. for this role is between $155,000-$233,000. In addition, this role may be eligible for an annual bonus, equity, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request.
Confirm your E-mail: Send Email
All Jobs from Synopsys (formerly Synfora)