Bengaluru, KA, IN
16 hours ago
Senior ASIC Design Engineer - PCIE
The team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Senior ASIC Design Engineer to continue to innovate on behalf of our customers. We are a part of Amazon Lab126 that revolutionized reading with our Kindle family of products and reimagined user experience through Echo and Alexa. We want you to help us build on the success of our first generation of ML accelerator at edge.

Work hard. Have Fun. Make history.

Key job responsibilities
In this role, you work in a team developing SoCs to be deployed in a range of Amazon devices. You will be responsible for design of RTL components and integrate 3rd party IPs as well as internal IP's into Amazon SoC. This role requires in depth knowledge in one or more of these areas: Fabric, memory controller, CPU, Caches, Coherence, MMU, Security, High Speed Interfaces/Protocols to integrate third party IPs and commonly used SoC blocks (controllers, memories, I/Os) into the SOC. You will work closely with System Architects, SoC architects, IP developers and physical design teams to develop SoCs that meets the power, performance and area goals for Amazon devices. You will help define the processes, methods and tools for design and implementation of large complex SoCs.
• Work with Chip Architects to understand architecture and high-level product requirements.
• Convert Chip Spec into RTL using internal IPs and external IPs.
• Review Architecture and Design of custom IPs for integration into SOC’s.
• Develop and implement methodologies for I/O, DFT, Debug, Clocking and Power Management.
• Design & Develop RTL for Interfaces, Power Management, Clocking, Test & Debug.
• Provide technical leadership through lead by example, mentorship and strong team work.
Confirm your E-mail: Send Email