Silicon Engineer, IP Design Verificaiton
Google
Minimum qualifications:
+ Bachelor's degree in Electrical Engineering, Computer Science, a related field, or equivalent practical experience.
+ 3 years of experience creating and using verification components and environments in UVM.
+ Experience creating and using verification components and environments in standard verification methodology.
+ Experience designing or verifying digital logic at the Register Transfer Level (RTL) using SystemVerilog for FPGAs, ASICs, or SOCs as demonstrated by coursework, internship, work, or research project experience.
Preferred qualifications:
+ Master's degree or PhD in Electrical Engineering, Computer Science, or Electrical Engineering.
+ Experience with Interconnect Protocols (e.g., AHB, AXI, ACE, CHI, CCIX, CXL).
+ Experience with Verification Techniques.
+ Experience with performance verification of ASICs and ASIC components.
Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
+ Plan the verification of complex digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
+ Create and enhance constrained-random verification environments using SystemVerilog and UVM, or formally verify designs with SVA and industry leading formal tools.
+ Identify and write all types of coverage measures for stimulus and corner-cases.
+ Debug tests with design engineers to deliver functionally correct design blocks.
+ Close coverage measures to identify verification holes and to show progress towards tape-out.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also https://careers.google.com/eeo/ and https://careers.google.com/jobs/dist/legal/OFCCP_EEO_Post.pdf If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form: https://goo.gl/forms/aBt6Pu71i1kzpLHe2.
Confirm your E-mail: Send Email
All Jobs from Google